Open Access   Article Go Back

Design and Analysis of Single and Double Precision Floating Point Matrix Multiplier using Partition Multiplier Method

Manjusha Kumari1 , Vijay Yadav2

Section:Research Paper, Product Type: Journal Paper
Volume-7 , Issue-6 , Page no. 1041-1044, Jun-2019

CrossRef-DOI:   https://doi.org/10.26438/ijcse/v7i6.10411044

Online published on Jun 30, 2019

Copyright © Manjusha Kumari, Vijay Yadav . This is an open access article distributed under the Creative Commons Attribution License, which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.

View this paper at   Google Scholar | DPI Digital Library

How to Cite this Paper

  • IEEE Citation
  • MLA Citation
  • APA Citation
  • BibTex Citation
  • RIS Citation

IEEE Style Citation: Manjusha Kumari, Vijay Yadav, “Design and Analysis of Single and Double Precision Floating Point Matrix Multiplier using Partition Multiplier Method,” International Journal of Computer Sciences and Engineering, Vol.7, Issue.6, pp.1041-1044, 2019.

MLA Style Citation: Manjusha Kumari, Vijay Yadav "Design and Analysis of Single and Double Precision Floating Point Matrix Multiplier using Partition Multiplier Method." International Journal of Computer Sciences and Engineering 7.6 (2019): 1041-1044.

APA Style Citation: Manjusha Kumari, Vijay Yadav, (2019). Design and Analysis of Single and Double Precision Floating Point Matrix Multiplier using Partition Multiplier Method. International Journal of Computer Sciences and Engineering, 7(6), 1041-1044.

BibTex Style Citation:
@article{Kumari_2019,
author = {Manjusha Kumari, Vijay Yadav},
title = {Design and Analysis of Single and Double Precision Floating Point Matrix Multiplier using Partition Multiplier Method},
journal = {International Journal of Computer Sciences and Engineering},
issue_date = {6 2019},
volume = {7},
Issue = {6},
month = {6},
year = {2019},
issn = {2347-2693},
pages = {1041-1044},
url = {https://www.ijcseonline.org/full_paper_view.php?paper_id=4677},
doi = {https://doi.org/10.26438/ijcse/v7i6.10411044}
publisher = {IJCSE, Indore, INDIA},
}

RIS Style Citation:
TY - JOUR
DO = {https://doi.org/10.26438/ijcse/v7i6.10411044}
UR - https://www.ijcseonline.org/full_paper_view.php?paper_id=4677
TI - Design and Analysis of Single and Double Precision Floating Point Matrix Multiplier using Partition Multiplier Method
T2 - International Journal of Computer Sciences and Engineering
AU - Manjusha Kumari, Vijay Yadav
PY - 2019
DA - 2019/06/30
PB - IJCSE, Indore, INDIA
SP - 1041-1044
IS - 6
VL - 7
SN - 2347-2693
ER -

VIEWS PDF XML
300 209 downloads 149 downloads
  
  
           

Abstract

Due to advancement of new technology in the field of VLSI and Embedded system, there is an increasing demand of high speed and low power consumption processor. Speed of processor greatly depends on its multiplier as well as adder performance. In spite of complexity involved in floating point arithmetic, its implementation is increasing day by day. Due to which high speed adder architecture become important. Several adder architecture designs have been developed to increase the efficiency of the adder. In this paper, we introduce an architecture that performs high speed IEEE 754 floating point multiplier using carry select adder (CSA). Here we are introduced two carry select based design. These designs are implementation Xilinx Vertex device family.

Key-Words / Index Term

IEEE754, Single Precision Floating Point (SP FP), Double Precision Floating Point (DP FP), Binary to Execess-1 Converter

References

[1] Lakshmi kiran Mukkara and K.Venkata Ramanaiah, “A Simple Novel Floating Point Matrix Multiplier VLSI Architecture for Digital Image Compression Applications”, 2nd International Conference on Inventive Communication and Computational Technologies (ICICCT 2018) IEEE.
[2] Soumya Havaldar, K S Gurumurthy, “Design of Vedic IEEE 754 Floating Point Multiplier”, IEEE International Conference On Recent Trends In Electronics Information Communication Technology, May 20-21, 2016, India.
[3] Ragini Parte and Jitendra Jain, “Analysis of Effects of using Exponent Adders in IEEE- 754 Multiplier by VHDL”, 2015 International Conference on Circuit, Power and Computing Technologies [ICCPCT] 978-1-4799-7074-2/15/$31.00 ©2015 IEEE.
[4] Ross Thompson and James E. Stine, “An IEEE 754 Double-Precision Floating-Point Multiplier for Denormalized and Normalized Floating-Point Numbers”, International conference on IEEE 2015.
[5] M. K. Jaiswal and R. C. C. Cheung, “High Performance FPGA Implementation of Double Precision Floating Point Adder/Subtractor”, in International Journal of Hybrid Information Technology, vol. 4, no. 4, (2011) October.
[6] B. Fagin and C. Renard, "Field Programmable Gate Arrays and Floating Point Arithmetic," IEEE Transactions on VLS1, vol. 2, no. 3, pp. 365-367, 1994.
[7] N. Shirazi, A. Walters, and P. Athanas, "Quantitative Analysis of Floating Point Arithmetic on FPGA Based Custom Computing Machines," Proceedings of the IEEE Symposium on FPGAs for Custom Computing Machines (FCCM"95), pp.155-162, 1995.
[8] Malik and S. -B. Ko, “A Study on the Floating-Point Adder in FPGAs”, in Canadian Conference on Electrical and Computer Engineering (CCECE-06), (2006) May, pp. 86–89.
[9] D. Sangwan and M. K. Yadav, “Design and Implementation of Adder/Subtractor and Multiplication Units for Floating-Point Arithmetic”, in International Journal of Electronics Engineering, (2010), pp. 197-203.
[10] L. Louca, T. A. Cook and W. H. Johnson, “Implementation of IEEE Single Precision Floating Point Addition and Multiplication on FPGAs”, Proceedings of 83rd IEEE Symposium on FPGAs for Custom Computing Machines (FCCM‟96), (1996), pp. 107–116.
[11] Jaenicke and W. Luk, "Parameterized Floating-Point Arithmetic on FPGAs", Proc. of IEEE ICASSP, vol. 2, (2001), pp. 897-900.
[12] Lee and N. Burgess, “Parameterisable Floating-point Operations on FPGA”, Conference Record of the Thirty-Sixth Asilomar Conference on Signals, Systems, and Computers, (2002).
[13] M. Al-Ashrafy, A. Salem, W. Anis, “An Efficient Implementation of Floating Point Multiplier”, Saudi International Electronics, Communications and Photonics Conference (SIECPC), (2011) April 24-26, pp. 1-5.