Design High Speed Radix-4 Complex Multiplier using CBL Adder
Jagrati Nayak1 , Prashant Purohit2
Section:Research Paper, Product Type: Journal Paper
Volume-7 ,
Issue-6 , Page no. 1032-1035, Jun-2019
CrossRef-DOI: https://doi.org/10.26438/ijcse/v7i6.10321035
Online published on Jun 30, 2019
Copyright © Jagrati Nayak, Prashant Purohit . This is an open access article distributed under the Creative Commons Attribution License, which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.
View this paper at Google Scholar | DPI Digital Library
How to Cite this Paper
- IEEE Citation
- MLA Citation
- APA Citation
- BibTex Citation
- RIS Citation
IEEE Style Citation: Jagrati Nayak, Prashant Purohit, “Design High Speed Radix-4 Complex Multiplier using CBL Adder,” International Journal of Computer Sciences and Engineering, Vol.7, Issue.6, pp.1032-1035, 2019.
MLA Style Citation: Jagrati Nayak, Prashant Purohit "Design High Speed Radix-4 Complex Multiplier using CBL Adder." International Journal of Computer Sciences and Engineering 7.6 (2019): 1032-1035.
APA Style Citation: Jagrati Nayak, Prashant Purohit, (2019). Design High Speed Radix-4 Complex Multiplier using CBL Adder. International Journal of Computer Sciences and Engineering, 7(6), 1032-1035.
BibTex Style Citation:
@article{Nayak_2019,
author = {Jagrati Nayak, Prashant Purohit},
title = {Design High Speed Radix-4 Complex Multiplier using CBL Adder},
journal = {International Journal of Computer Sciences and Engineering},
issue_date = {6 2019},
volume = {7},
Issue = {6},
month = {6},
year = {2019},
issn = {2347-2693},
pages = {1032-1035},
url = {https://www.ijcseonline.org/full_paper_view.php?paper_id=4675},
doi = {https://doi.org/10.26438/ijcse/v7i6.10321035}
publisher = {IJCSE, Indore, INDIA},
}
RIS Style Citation:
TY - JOUR
DO = {https://doi.org/10.26438/ijcse/v7i6.10321035}
UR - https://www.ijcseonline.org/full_paper_view.php?paper_id=4675
TI - Design High Speed Radix-4 Complex Multiplier using CBL Adder
T2 - International Journal of Computer Sciences and Engineering
AU - Jagrati Nayak, Prashant Purohit
PY - 2019
DA - 2019/06/30
PB - IJCSE, Indore, INDIA
SP - 1032-1035
IS - 6
VL - 7
SN - 2347-2693
ER -
VIEWS | XML | |
319 | 267 downloads | 181 downloads |
Abstract
The main objective of this research paper is to design architecture for radix-4 complex Vedic multiplier by rectifying the problems in the existing method and to improve the speed by using the common Boolean logic (CBL). The multiplier algorithm is normally used for higher bit length applications and ordinary multiplier is good for lower order bits. These two methods are combined to produce the high speed multiplier for higher bit length applications. The problem of existing architecture is reduced by removing bits from the remainders. The proposed algorithm is implementation Xilinx software with Vertex-7 device family.
Key-Words / Index Term
Vedic Multiplier, Complex Multiplier, Common Boolean Logic Adder, Xilinx Software
References
[1] D. Kalaiyarasi and M. Saraswathi, “Design of an Efficient High Speed Radix-4 Booth Multiplier for both Signed and Unsigned Numbers”, 4th International Conference on Advances in Electrical, Electronics, Information, Communication and Bio-Informatics (AEEICB), IEEE 2018.
[2] Prof. S. B. Patil, Miss. Pritam H. Langade, “Design of Improved Systolic Array Multiplier and Its Implementation on FPGA”, International Journal of Engineering Research and General Science Volume 3, Issue 6, November-December, 2015
[3] Elisardo Antelo, Paolo Montuschi and Alberto Nannarelli, “Improved 64-bit Radix-16 Booth Multiplier Based on Partial Product Array Height Reduction”, IEEE Transactions On Circuits And Systems—I: Regular Papers, Vol. 64, No. 2, February 2017.
[4] Kavita and Jasbir Kaur, “Design and Implementation of an Efficient Modified Booth Multiplier using VHDL”, Special Issue: Proceedings of 2nd International Conference on Emerging Trends in Engineering and Management, ICETEM 2013.
[5] Shiann-Rong Kuang, Jiun-Ping Wang and Cang-Yuan Guo, “Modified Booth Multipliers With a Regular Partial Product Array”, IEEE Transactions On Circuits And Systems—Ii: Express Briefs, Vol. 56, No. 5, May 2009.
[6] S. Vassiliadis, E. Schwarz, and D. Hanrahan, “A general proof for overlapped multiple-bit scanning multiplications,” IEEE Trans. Comput., vol. 38, no. 2, pp. 172–183, Feb. 1989.
[7] D. Dobberpuhl et al., “A 200-MHz 64-b dual-issue CMOS microprocessor,” IEEE J. Solid-State Circuits, vol. 27, no. 11, pp. 1555–1567, Nov. 1992.
[8] E. M. Schwarz, R. M. A. III, and L. J. Sigal, “A radix-8 CMOS S/390 multiplier,” in Proc. 13th IEEE Symp. Comput. Arithmetic (ARITH), Jul. 1997, pp. 2–9.
[9] J.Clouser etal.,“A600-MHz superscalar floating-point processor,” IEEE J. Solid-State Circuits, vol. 34, no. 7, pp. 1026–1029, Jul. 1999.
[10] S. Oberman, “Floating point division and square root algorithms and implementation in the AMD-K7 microprocessor,” in Proc. 14th IEEE Symp. Comput. Arithmetic (ARITH), Apr. 1999, pp. 106–115.
[11] R. Senthinathan et al., “A 650-MHz, IA-32 microprocessor with enhanced data streaming for graphics and video,” IEEE J. Solid-State Circuits, vol. 34, no. 11, pp. 1454–1465, Nov. 1999.